HI1260 Triple 8-Bit, 35 MSPS, RGB, 3-Channel D/A Converter NOT RECOMMENDED FOR NEW DESIGNS August 1997 ## Features | • Resolution | Triple 8-Bit | |---------------------------------|-------------------| | Maximum Conversion Speed | 35MHz | | RGB 3-Channel Input/Output | | | Differential Linearity Error | ±0.5 LSB | | Digital Input Voltage | TTL Level | | Output Voltage Full Scale (Typ) | 1V <sub>P-P</sub> | | • Low Power Consumption (Typ) | 360mW | Direct Replacement for Sony CXA1260 # **Applications** - · Digital TV - Graphics Display - · High Resolution Color Graphics - · Video Reconstruction - Instrumentation - · Image Processing - VQ Modulation # Description The HI1260 is a triple 8-bit, high-speed, bipolar D/A converter designed for video band use. It has three separate, 8-bit pixel inputs, one each for red, green, and blue video data. A single 5.0V power supply and pixel clock input is all that is required to make the device operational. A bias voltage generator is internal. For lower CMOS power consumption, refer to the HI1178. # Ordering Information | PART<br>NUMBER | TEMP.<br>RANGE (°C) | PACKAGE | PKG. NO. | | | | |----------------|---------------------|------------|---------------|--|--|--| | HI1260JCQ | -20 to 75 | 48 Ld MQFP | Q48.12 x 12-S | | | | ### **Pinout** | CONVERTERS | | |------------|--| | 240 | | | NUMBER | SYMBOL | EQUIVALENT CIRCUIT | DESCRIPTION | |---------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 to 16<br>39 to 42<br>44 to 47 | R1 to R8<br>G1 to G8<br>B1 to B8 | DV <sub>CC</sub> (20) 39 - 42 44 - 47 1 - 18 (37) DGND | Digital Input pin. From pins 39 to 42 and from 44 to 47 are for RED. R1 is MSB and R8 is LSB. From pins 1 to 8 are for GREEN. G1 is MSB and G8 is LSB. From pins 9 to 16 are for BLUE. B1 is MSB and B8 is LSB. | | 18 | CLK | DV <sub>CC</sub> (B) (B) (C) (C) (D) (D) (D) (D) (D) (D | Clock Input pin. | | 20 | DV <sub>CC</sub> | d . | Digital V <sub>CC</sub> . | | 17<br>21 to 22 | NC | | Vacant pin (no connection). | | 23 | AGND | | Analog GND. | | 24 | VSET | AVCC<br>(2) 54K | Bias Input pin. Normally, apply 0.87V. | | 25 | VREF | AV <sub>CC</sub> (2) (2) (3) (3) (4) (5) (6) (7) (7) (8) (9) (9) (1) (1) (1) (2) (2) (3) (4) (4) (5) (6) (7) (7) (7) (8) (9) (9) (1) (1) (1) (1) (2) (2) (3) (4) (4) (5) (6) (7) (7) (7) (8) (8) (9) (9) (9) (9) (9) (9 | Internal Reference Voltage Out pin, 1.2V (Typ). A pull-down resistor is necessary externally. See "Notes on use." | # Pin Descriptions (Continued) | NUMBER | SYMBOL | EQUIVALENT CIRCUIT | DESCRIPTION | |------------|------------------|------------------------------------------|------------------------------------------------------| | 26 | NC | | Vacant pin (no connection). | | 27 | AV <sub>CC</sub> | | Analog V <sub>CC</sub> . | | 28 | NC | | Vacant pin but connect to AV <sub>CC</sub> (Note 1). | | 29 | Воит | AVoc<br>②<br>Ro<br>29<br>AGND | Analog Output pin for BLUE. | | 30 | NC | | Vacant pin but connect to AV <sub>CC</sub> (Note 1). | | 31 | G <sub>OUT</sub> | AVCC ② R <sub>O</sub> 31 AGND | Analog Output pin for GREEN. | | 32 | NC | | Vacant pin but connect to AV <sub>CC</sub> (Note 1). | | 33 | Роит | AV <sub>CC</sub> R <sub>O</sub> 33 AGND | Analog Output pin for RED. | | 34 To 36 | NC | | Vacant pin but connect to AV <sub>CC</sub> (Note 1). | | 19, 37, 43 | DGND | | Digital GND. | | 48 | NC | | Vacant pin (no connection). | ### NOTE: 1. Pins 30, 32, 34 and 36 are vacant, but in order to reduce Interference between the individual RGB outputs, connect them to AV<sub>CC</sub>. #### Absolute Maximum Ratings TA = 25°C Thermal Information Thermal Resistance (Typical, Note 2) θ<sub>JA</sub> (°C/W) Input Voltage (Digital) V<sub>I</sub>.....--0.3V to V<sub>CC</sub> Maximum Junction Temperature (Plastic Package) . . . . . . . 150°C V<sub>CLK</sub>.....-0.3V to V<sub>CC</sub> Maximum Storage Temperature Range ......55°C to 150°C Input Voltage (V<sub>SET</sub> Pin), V<sub>SET</sub> ... -0.3V to V<sub>CC</sub> Output Voltage (Analog), V<sub>OUT</sub> ... V<sub>CC</sub> -2.1V to V<sub>CC</sub> Output Current (Analog), I<sub>OUT</sub> ... -3mA to 10mA (Lead Tips Only) **Recommended Operating Conditions** Temperature Range . . . . . . . . . . . . . -20°C to 75°C Supply Voltage VREF Pin Current, IREF.....-3mA to 0.4mA Clock Pule Width AGND - DGND . . . . . . . . . . . -0.05V to 0.0.5V Digital input Voltage L Level, VIL, VCLKL......DGND to 0.8V CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 2. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. ### Electrical Specifications T<sub>A</sub> = 25°C, AV<sub>CC</sub> = DV<sub>CC</sub> = 5.0V, AGND = DGND = 0.0V | PARA | METER | | SYMBOL | TEST CONDITIONS | NOTES | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------|--------------------|---------------------------------------------------------------------------------------|--------|------|----------------|------|------------------| | Resolution | | | RSL | | | - | 8 | • | Blt | | Monotony | | | MNT | | | • | Guar-<br>antee | - | - | | Differential Linearity Er | TOF | | DLE | V <sub>SET</sub> - AGND = 0.87V | | -0.5 | - | 0.5 | LSB | | Integral Linearity Error | | | ILE | R <sub>L</sub> > 10kΩ<br>FS = Full Scale | | -0.4 | - | 4 | % of FS | | Maximum Conversion | Speed | | f <sub>MAX</sub> | V <sub>SET</sub> - AGND = 0.87V | | 35 | - | - | MSPS | | Full Scale Output Voits | ige | | V <sub>OFS</sub> | R <sub>L</sub> > 10kΩ C <sub>L</sub> < 20pF | Note 3 | 0.85 | 1.0 | 1.15 | V <sub>Р-Р</sub> | | RGB Output Voltage F | uli Scale I | Ratio | FSR | 1 | Note 4 | 0 | 4 | 8 | % | | Output Zero Offset Vol | tage | | VOFFSET | } | | -40 | -6 | 0 | m∨ | | Output Resistance | | | Po | | | 270 | 340 | 420 | Ω | | Consumption Current | Consumption Current | | | V <sub>SET</sub> - AGND ≈ 0.87V<br>R <sub>L</sub> > 10kΩ<br>I <sub>REF</sub> = -400μA | | 54 | 72 | 90 | mA | | Digital Data Input | Н | Upper 2 Bits | liH(U) | V <sub>i</sub> = DV <sub>CC</sub> | | - | 1.2 | 20 | μA | | Monotony Differential Linearity Error Integral Linearity Error Integral Linearity Error Maximum Conversion Speed Full Scale Output Voltage RGB Output Voltage Full Scale Output Zero Offset Voltage Output Resistance Consumption Current Digital Data Input Lev Lev Clock Input Current VSET Input Current Internal Reference Voltage Set-Up Time | Level | Level Lower 6 Bits | | · | | - | 0.6 | 10 | μΑ | | | L | Upper 2 Bits | l <sub>IL(U)</sub> | V <sub>I</sub> = DGND | | -10 | 0 | 10 | μΑ | | | Level | Lower 6 Bits | llL(L) | | | -10 | 0 | 10 | μА | | Clock Input Current | | H Level | ICLKH | V <sub>CLK</sub> = DV <sub>CC</sub> | | - | 3 | 30 | μА | | | L Level | | | V <sub>CLK</sub> = DGND | | -10 | 0 | 10 | μА | | V <sub>SET</sub> Input Current | | | ISET | V <sub>SET</sub> = AGND = 0.87V | | -5 | -0.3 | 0 | μΑ | | Internal Reference Vol | tage | | VREF | I <sub>REF</sub> = -400µA | | 1.08 | 1.20 | 1.32 | ٧ | | Set-Up Time | | | ts | | | 12 | | | ns | | Hold Time | | | t <sub>H</sub> | | | 3 | | - | ns | #### NOTES: 3. AV<sub>CC</sub> - V<sub>0</sub>. 4. Maximum value among $100 \times \begin{vmatrix} V_{OFS(R)} - 1 \\ V_{OFS(G)} \end{vmatrix}$ , $100 \times \begin{vmatrix} V_{OFS(G)} - 1 \\ V_{OFS(B)} - 1 \end{vmatrix}$ , or $100 \times \begin{vmatrix} V_{OFS(B)} - 1 \\ V_{OFS(R)} \end{vmatrix}$ . TABLE 1. INPUT CORRESPONDING TABLE | | | iN | PUT ( | OUTPUT VOLTAGE | | | | | |-----|---|----|-------|----------------|---|---|------|---------------------------------------------| | MSE | 3 | | | | | L | SB : | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | VCC + VOFFSET | | İ | | | • | | | | | • | | 1 | | | : | | | | | : | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | V <sub>CC</sub> + V <sub>OFFSET</sub> -0.5V | | | | | • | | | | | • | | 1 | | | : | | | | ĺ | : | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | V <sub>CC</sub> + V <sub>OFFSET</sub> -1.0V | Standard Circuit Design Data TA = 25°C, AVCC = DVCC = 5.0V, AGND = DGND = 0.0V | PARAMETER | SYMBOL | TEST CONDITIONS | NOTES | MiN | TYP | MAX | UNITS | |----------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|-------| | Crosstalk Among R, G and B | ст | CT D/A OUT: 1Vp.p<br>R <sub>L</sub> > 10kΩ<br>C <sub>L</sub> < 20pF<br>f <sub>DATA</sub> = 7MHz<br>f <sub>CLK</sub> = 14MHz<br>See Figure 5 | | - | -40 | -35 | dB | | Glitch Energy | GE | V <sub>SET</sub> - AGND = 0.87V<br>R <sub>L</sub> > 10kΩ<br>f <sub>CLK</sub> = 1MHz<br>Digital Ramp Output<br>See Figure 6 | Note 5 | | 30 | - | pV/s | | Rise Time | t <sub>r</sub> | V <sub>SET</sub> -AGND = 0.87V | Note 6 | - | 5.5 | - | ns | | Fall Time | tr | See Figure 4 | Note 6 | - | 5.0 | - | ns | | Settling Time | tset | | | | 1.6 | | ns | ### NOTE: 5. Observe the glitch which is generated when the digital input varies as follows: | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | - | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | |---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---| | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | - | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 4 | ^ | 4 | | 4 | 4 | 4 | 4 | | 4 | | ^ | | ^ | ^ | ^ | _ | 6. The time required for the D/A OUT to arrive at 90% of its final value from 10%. ### Test Circuits and Waveforms FIGURE 1. DIFFERENTIAL LINEARITY AND INTEGRAL LINEARITY TEST CIRCUIT ### Test Circuits and Waveforms (Continued) FIGURE 2. MAXIMUM CONVERSION RATE TEST CIRCUIT FIGURE 3. OUTPUT VOLTAGE FULL SCALE PRECISION, RGB OUTPUT VOLTAGE FULL SCALE RATIO, AND OUTPUT ZERO OFF-SET VOLTAGE TEST CIRCUITS NOTES: The following notes cover the measurement methods in case the measuring crosstalk of G → R: - 7. Apply the data to G only and measure the power of the frequency component of the data at Rout. - 8. Apply the data to R only and measure the power of the frequency component of the data at ROUT. - 9. Take the difference of the above two powers. The unit is in dB. FIGURE 5. CROSSTALK AMONG R, G AND B TEST CIRCUIT 10 # Test Circuits and Waveforms (Continued) FIGURE 6. GLITCH ENERGY TEST CIRCUIT # Timing Diagram At the time $t=t_X$ , the data of individual bits are switched and thereafter, when the CLK becomes $L\to H$ at $t=t_2$ , the D/A OUT is varied synchronous with it. That is, the D/A OUT is synchronous with the rise of the CLK. (In this case, fetching of the data is carried out at the fall of the CLK (at the time when $t=T_{12}$ ).) At the time $t=T_{\gamma}$ , the data of individual bits are switched and thereafter, when the CLK becomes $L\to H$ at $t=t_4$ , the D/A OUT is synchronous with it. That is, the D/A OUT is synchronous with the rise of the CLK. (In this case, fetching of the data is carried out at the fall of CLK (at the time when $t=t_4$ ).) FIGURE 7. # Typical Performance Curves (Continued) 1.15 T<sub>A</sub> = 25°C I<sub>REF</sub> = -400µA 5 SUPPLY VOLTAGE (V) FIGURE 14. INTERNAL REFERENCE VOLTAGE VS AMBIENT TEMPERATURE FIGURE 15. INTERNAL REFERENCE VOLTAGE VS SUPPLY VOLTAGE FIGURE 16. CROSSTALK AMONG R, G AND B vs DATA FREQUENCY # Typical Application Circuit ### Notes On Use #### . Setting of Pin 24 (VSET) The full scale of the D/A output voltage changes by applying voltage to pin 24 ( $V_{SET}$ ). When load is connected to pin 25 ( $V_{REF}$ ), DC voltage of 1.2V is issued and the said voltage is dropped to 0.87V by resistance division. When the 0.87V is applied to pin 24 ( $V_{SET}$ ), the D/A output of $1V_{P-P}$ can be obtained. FIGURE 18. EXAMPLE OF USE #### **Adjustment Method** The resistance R is determined in accordance with the recommended operating condition of I<sub>REF</sub> (Current flowing through resistance R). See R vs $I_{REF}$ of Figure 19. The calculation expression is as follows: $R = V_{REF}/I_{REF}$ . Adjust the volume so that the RGB output voltage full scale becomes 1.0V. (At this point, it becomes R1:R2 = 2:5). #### · Phase Relationship Between Data and Clock In order to obtain the desired characteristics as a D/A converter, it is necessary to set the phase relationship correctly between the externally applied data and clock. Satisfy the standard of the setup time ( $t_S$ ) and hold time ( $t_H$ ) indicated in the electrical characteristics. As to the reaming of $t_S$ and $t_H$ , see the timing chart. Moreover, the clock pulse width is desired to be as indicated in the recommended operating condition. FIGURE 19. RESISTANCE VS VREF PIN CURRENT #### Regarding the Load of D/A Output Pin Receive the D/A output of the next stage with high impedance. In other words, perform so that it becomes as follows: $R_L > 10k\Omega$ $C_1 < 20pF$ The temperature characteristics indicated in the characteristics diagram has been measured under this condition. #### Noise Reduction Measures As the D/A output voltage is a minute voltage of approximately 4mV per one step, ingenuity is required in reducing the noise entering from the outside of the IC as much as possible. Therefore, use the items given below as reference. When mounting onto the printed board, allow as much space as possible to the ground surface and the V<sub>CC</sub> surface on the board and reduce the parasitic inductance and resistance. It is desirable that the AGND and DGND be separated in the pattern on the board. It is similar with $AV_{CC}$ and $DV_{CC}$ . As shown in the diagram below, for example, it is recommended that the wiring to the electric supply of AGND and DGND as also $AV_{CC}$ and $DV_{CC}$ be conducted separately, and then making AGND and DGND as also $AV_{CC}$ and $DV_{CC}$ in common right near the power supply respectively. Inset in parallel a $47\mu F$ tantalum capacitor and a 100pF ceramic capacitor between the $V_{CC}$ surface on the printed board and the nearmost ground surface (A of diagram below). It is also desirable to insert the above between the $V_{CC}$ surface near the pin of the IC and the ground surface (B of diagram below). They are bypass capacitors to prevent bad effects from occurring to the characteristics when the power supply voltage fluctuates due to the clock, etc. It is recommended to reduce noise which overlaps the D/A output by inserting a capacitor of over $0.1\mu F$ between pin 23 (AGND) and pin 24 (V<sub>SET</sub>). 10